Finite State Machine Datapath Design, Optimization, and Implementation (Paperback)
暫譯: 有限狀態機數據通路設計、優化與實現(平裝本)
Justin Davis
- 出版商: Morgan & Claypool
- 出版日期: 2007-10-01
- 售價: $1,620
- 貴賓價: 9.5 折 $1,539
- 語言: 英文
- 頁數: 124
- 裝訂: Paperback
- ISBN: 1598295292
- ISBN-13: 9781598295290
-
相關分類:
Verilog、電子學 Eletronics、電路學 Electric-circuits
海外代購書籍(需單獨結帳)
買這商品的人也買了...
-
$1,150$1,127 -
$3,580$3,401 -
$3,330$3,164 -
$1,491Electric Drives and Electromechanical Systems: Applications and Control (Paperback)
-
$1,350Verilog HDL: Digital Design and Modeling (Hardcover)
-
$1,350$1,323 -
$1,610$1,530 -
$1,225Computer Systems: A Programmer's Perspective, 2/e (IE-Paperback)
-
$1,770$1,682 -
$1,728The Circuit Designer's Companion, 3/e (Paperback)
-
$1,450$1,378 -
$720$706 -
$1,235High-Frequency Integrated Circuits (Hardcover)
-
$281FPGA 設計實戰演練 (高級技巧篇)
-
$3,600$3,420 -
$590$460 -
$1,380$1,352 -
$2,900$2,755 -
$1,520Exploring BeagleBone: Tools and Techniques for Building with Embedded Linux, 2/e (Paperback)
-
$550$468 -
$1,930$1,834 -
$650$514 -
$560$442 -
$680$537
商品描述
Finite State Machine Datapath Design, Optimization, and Implementation explores the design space of combined FSM/Datapath implementations. The lecture starts by examining performance issues in digital systems such as clock skew and its effect on setup and hold time constraints, and the use of pipelining for increasing system clock frequency. This is followed by definitions for latency and throughput, with associated resource tradeoffs explored in detail through the use of dataflow graphs and scheduling tables applied to examples taken from digital signal processing applications. Also, design issues relating to functionality, interfacing, and performance for different types of memories commonly found in ASICs and FPGAs such as FIFOs, single-ports, and dual-ports are examined. Selected design examples are presented in implementation-neutral Verilog code and block diagrams, with associated design files available as downloads for both Altera Quartus and Xilinx Virtex FPGA platforms. A working knowledge of Verilog, logic synthesis, and basic digital design techniques is required. This lecture is suitable as a companion to the synthesis lecture titled Introduction to Logic Synthesis using Verilog HDL.
商品描述(中文翻譯)
《有限狀態機數據通路設計、優化與實作》探討了結合 FSM/數據通路實作的設計空間。課程首先檢視數位系統中的性能問題,例如時鐘偏斜及其對設置時間和保持時間限制的影響,以及使用流水線技術來提高系統時鐘頻率。接著定義了延遲(latency)和吞吐量(throughput),並透過數據流圖(dataflow graphs)和排程表(scheduling tables)詳細探討相關的資源權衡,這些例子來自數位信號處理應用。課程還檢視了與功能、介面和性能相關的設計問題,這些問題涉及 ASIC 和 FPGA 中常見的不同類型記憶體,如 FIFO、單埠(single-port)和雙埠(dual-port)。選定的設計範例以實作中立的 Verilog 代碼和方塊圖呈現,並提供與 Altera Quartus 和 Xilinx Virtex FPGA 平台相關的設計檔案下載。需要具備 Verilog、邏輯綜合(logic synthesis)和基本數位設計技術的工作知識。此課程適合作為與《使用 Verilog HDL 的邏輯綜合導論》綜合課程的配套。