Advanced HDL Synthesis and SOC Prototyping: RTL Design Using Verilog (Hardcover)
暫譯: 高階 HDL 合成與 SOC 原型設計:使用 Verilog 的 RTL 設計 (精裝版)

Vaibbhav Taraate

買這商品的人也買了...

商品描述

This book describes RTL design using Verilog, synthesis and timing closure for System On Chip (SOC) design blocks. It covers the complex RTL design scenarios and challenges for SOC designs and provides practical information on performance improvements in SOC, as well as Application Specific Integrated Circuit (ASIC) designs. Prototyping using modern high density Field Programmable Gate Arrays (FPGAs) is discussed in this book with the practical examples and case studies. The book discusses SOC design, performance improvement techniques, testing and system level verification, while also describing the modern Intel FPGA/XILINX FPGA architectures and their use in SOC prototyping. Further, the book covers the Synopsys Design Compiler (DC) and Prime Time (PT) commands, and how they can be used to optimize complex ASIC/SOC designs. The contents of this book will be useful to students and professionals alike.

商品描述(中文翻譯)

本書描述了使用 Verilog 進行 RTL 設計、合成及系統單晶片 (System On Chip, SOC) 設計區塊的時序收斂。它涵蓋了 SOC 設計中複雜的 RTL 設計情境和挑戰,並提供有關 SOC 及應用特定積體電路 (Application Specific Integrated Circuit, ASIC) 設計中性能改進的實用資訊。本書討論了使用現代高密度現場可編程閘陣列 (Field Programmable Gate Arrays, FPGA) 進行原型設計,並提供實際範例和案例研究。本書探討了 SOC 設計、性能改進技術、測試和系統級驗證,同時描述了現代 Intel FPGA/XILINX FPGA 架構及其在 SOC 原型設計中的應用。此外,本書涵蓋了 Synopsys Design Compiler (DC) 和 Prime Time (PT) 命令,以及如何使用這些命令來優化複雜的 ASIC/SOC 設計。本書的內容對學生和專業人士都將非常有用。

最後瀏覽商品 (20)