Design and Performance Analysis of CMOS Ring Oscillator
暫譯: CMOS環形振盪器的設計與性能分析

Sushil Kumar

  • 出版商: LAP LAMBERT
  • 出版日期: 2014-09-16
  • 售價: $2,370
  • 貴賓價: 9.5$2,252
  • 語言: 英文
  • 頁數: 116
  • 裝訂: Paperback
  • ISBN: 3659551570
  • ISBN-13: 9783659551574
  • 相關分類: CMOS
  • 無法訂購

商品描述

In the tremendous growth of wireless handheld devices, low power consumption becomes a major consideration in radio frequency integrated circuit (RFIC) designs. This book introduces a multistage voltage controlled ring oscillator. The proposed structure uses 45 nm CMOS Technology in cadence. PSS analyses are performed in order to determine the frequency of oscillation and the influence of parameters such as supply voltage, temperature or load capacitance over the oscillation frequency. A transient analysis is performed to illustrate the effects of the parasitic parameters over the oscillation frequency. Ring oscillators with different number of stages like 7, 9 and 11 were designed successfully and their performance parameters are discussed in great detail and compared to reach to solutions to the challenges faced by the current Ring Oscillator technology. The challenges are phase noise, frequency jitter, period jitter, delay, jitter, total harmonic distortion (THD), transfer function etc. and are dealt appropriately in the system designs proposed for different number of stages. For example, a certain signal may have a phase noise of -80 dBc/Hz at an offset of 10 KHz.

商品描述(中文翻譯)

在無線手持設備的快速增長中,低功耗成為射頻集成電路(RFIC)設計中的一個主要考量。本書介紹了一種多級電壓控制環形振盪器。所提出的結構使用45納米CMOS技術進行設計。進行了PSS分析,以確定振盪頻率以及供電電壓、溫度或負載電容等參數對振盪頻率的影響。還進行了瞬態分析,以說明寄生參數對振盪頻率的影響。成功設計了不同級數的環形振盪器,如7級、9級和11級,並詳細討論了它們的性能參數,並進行比較,以尋求解決當前環形振盪器技術所面臨的挑戰。這些挑戰包括相位噪聲、頻率抖動、週期抖動、延遲、抖動、總諧波失真(THD)、傳遞函數等,並在針對不同級數的系統設計中適當處理。例如,某個信號在10 KHz的偏移下可能具有-80 dBc/Hz的相位噪聲。