Gain-Cell Embedded DRAMs for Low-Power VLSI Systems-on-Chip
暫譯: 低功耗 VLSI 系統單晶片的增益單元嵌入式 DRAM

Pascal Meinerzhagen, Adam Teman, Robert Giterman, Noa Edri, Andreas Burg, Alexander Fish

  • 出版商: Springer
  • 出版日期: 2017-07-14
  • 售價: $4,510
  • 貴賓價: 9.5$4,285
  • 語言: 英文
  • 頁數: 146
  • 裝訂: Hardcover
  • ISBN: 3319604015
  • ISBN-13: 9783319604015
  • 相關分類: 嵌入式系統VLSI
  • 海外代購書籍(需單獨結帳)

商品描述

This book pioneers the field of gain-cell embedded DRAM (GC-eDRAM) design for low-power VLSI systems-on-chip (SoCs). Novel GC-eDRAMs are specifically designed and optimized for a range of low-power VLSI SoCs, ranging from ultra-low power to power-aware high-performance applications. After a detailed review of prior-art GC-eDRAMs, an analytical retention time distribution model is introduced and validated by silicon measurements, which is key for low-power GC-eDRAM design. The book then investigates supply voltage scaling and near-threshold voltage (NTV) operation of a conventional gain cell (GC), before presenting novel GC circuit and assist techniques for NTV operation, including a 3-transistor full transmission-gate write port, reverse body biasing (RBB), and a replica technique for optimum refresh timing. Next, conventional GC bitcells are evaluated under aggressive technology and voltage scaling (down to the subthreshold domain), before novel bitcells for aggressively scaled CMOS nodes and soft-error tolerance as presented, including a 4-transistor GC with partial internal feedback and a 4-transistor GC with built-in redundancy.

商品描述(中文翻譯)

本書開創了低功耗 VLSI 系統單晶片 (SoC) 的增益單元嵌入式 DRAM (GC-eDRAM) 設計領域。新穎的 GC-eDRAM 專門為一系列低功耗 VLSI SoC 設計和優化,涵蓋從超低功耗到具功耗意識的高性能應用。經過對先前技術的詳細回顧,本書引入並通過矽測量驗證了一個分析性的保持時間分佈模型,這對於低功耗 GC-eDRAM 設計至關重要。接著,本書探討了傳統增益單元 (GC) 的供電電壓縮放和近閾電壓 (NTV) 操作,然後介紹了針對 NTV 操作的新穎 GC 電路和輔助技術,包括三晶體管全傳輸閘寫入端口、反向體偏壓 (RBB) 和最佳刷新時機的複製技術。接下來,對於在激進技術和電壓縮放(降至亞閾域)下的傳統 GC 位元單元進行評估,然後提出了針對激進縮放 CMOS 節點和軟錯誤容忍的新型位元單元,包括具有部分內部反饋的四晶體管 GC 和內建冗餘的四晶體管 GC。

最後瀏覽商品 (20)