ASIC/SoC Functional Design Verification: A Comprehensive Guide to Technologies and Methodologies (Hardcover)
暫譯: ASIC/SoC 功能設計驗證:技術與方法的綜合指南 (精裝版)

Ashok B. Mehta

  • 出版商: Springer
  • 出版日期: 2017-07-07
  • 售價: $6,780
  • 貴賓價: 9.5$6,441
  • 語言: 英文
  • 頁數: 328
  • 裝訂: Hardcover
  • ISBN: 3319594176
  • ISBN-13: 9783319594170
  • 海外代購書籍(需單獨結帳)

買這商品的人也買了...

商品描述

This book describes in detail all required technologies and methodologies needed to create a comprehensive, functional design verification strategy and environment to tackle the toughest job of guaranteeing first-pass working silicon.  The author first outlines all of the verification sub-fields at a high level, with just enough depth to allow an engineer to grasp the field before delving into its detail.  He then describes in detail industry standard technologies such as UVM (Universal Verification Methodology), SVA (SystemVerilog Assertions), SFC (SystemVerilog Functional Coverage), CDV (Coverage Driven Verification), Low Power Verification (Unified Power Format UPF), AMS (Analog Mixed Signal) verification, Virtual Platform TLM2.0/ESL (Electronic System Level) methodology, Static Formal Verification, Logic Equivalency Check (LEC), Hardware Acceleration, Hardware Emulation, Hardware/Software Co-verification, Power Performance Area (PPA) analysis on a virtual platform, Reuse Methodology from Algorithm/ESL to RTL, and other overall methodologies.

 

商品描述(中文翻譯)

這本書詳細描述了創建一個全面且功能性的設計驗證策略和環境所需的所有技術和方法,以應對確保首次通過的矽片的最艱難任務。作者首先從高層次概述了所有驗證子領域,提供足夠的深度讓工程師能夠理解該領域,然後再深入探討其細節。接著,他詳細描述了行業標準技術,如 UVM(通用驗證方法論)、SVA(SystemVerilog 斷言)、SFC(SystemVerilog 功能覆蓋)、CDV(覆蓋驅動驗證)、低功耗驗證(統一功率格式 UPF)、AMS(類比混合信號)驗證、虛擬平台 TLM2.0/ESL(電子系統級)方法論、靜態形式驗證、邏輯等效檢查(LEC)、硬體加速、硬體仿真、硬體/軟體共同驗證、在虛擬平台上的功率性能面積(PPA)分析、從算法/ESL 到 RTL 的重用方法論,以及其他整體方法論。