Verification Methodology Manual for SystemVerilog (Hardcover) (書側有霉斑,不介意在下單)
暫譯: SystemVerilog 驗證方法手冊 (精裝版)
Janick Bergeron , Eduard Cerny , Alan Hunter , Andy Nightingale
買這商品的人也買了...
-
$780$616 -
$199$169 -
$1,078Operating System Principles, 7/e(IE) (美國版ISBN:0471694665-Operating System Concepts, 7/e) (平裝)
-
$880$695 -
$620$558 -
$150$119 -
$780$741 -
$780$663 -
$680$578 -
$650$507 -
$980$774 -
$650$507 -
$520$442 -
$750$593 -
$750$593 -
$680$537 -
$8,790$8,351 -
$450$356 -
$720$569 -
$950Assembly Language for Intel-Based Computers, 5/e (IE) (美國版ISBN:0132383101)
-
$1,200$948 -
$774Concepts of Programming Languages, 8/e(美國版ISBN: 0321493621)
-
$600$480 -
$520$343 -
$1,930$1,834
相關主題
商品描述
Description
Functional verification remains one of the single biggest challenges in the development of complex system-on-chip (SoC) devices. Despite the introduction of successive new technologies, the gap between design capability and verification confidence continues to widen. The biggest problem is that these diverse new technologies have led to a proliferation of verification point tools, most with their own languages and methodologies.
Fortunately, a solution is at hand. SystemVerilog is a unified language that serves both design and verification engineers by including RTL design constructs, assertions and a rich set of verification constructs. SystemVerilog is an industry standard that is well supported by a wide range of verification tools and platforms. A single language fosters the development of a unified simulation-based verification tool or platform.
Consolidation of point tools into a unified platform and convergence to a unified language enable the development of a unified verification methodology that can be used on a wide range of SoC projects. ARM and Synopsys have worked together to define just such a methodology in the Verification Methodology Manual for SystemVerilog. This book is based upon best verification practices by ARM, Synopsys and their customers.
Verification Methodology Manual for SystemVerilog is a blueprint for verification success, guiding SoC teams in building a reusable verification environment taking full advantage of design-for-verification techniques, constrained-random stimulus generation, coverage-driven verification, formal verification and other advanced technologies to help solve their current and future verification problems.
This book is appropriate for anyone involved in the design or verification of a complex chip or anyone who would like to know more about the capabilities of SystemVerilog. Following the Verification Methodology Manual for SystemVerilog will give SoC development teams and project managers the confidence needed to tape out a complex design, secure in the knowledge that the chip will function correctly in the real world.
Written for:Design automation verification engineersKeywords:
Assertion-based verification Description language Functional verification Test benches Verification standards system-on-chip
Table of contents
Introduction. -Verification Planning. -Assertions. -Testbench Infrastructure. -Stimulus and Response. -Coverage-Driven Verification. -Assertions for Formal Tools. -System-Level Verification. -Processor Integration Verification. -Appendix A: VMM Standard Library Specification. -Appendix B: VMM Checker Library. -Appendix C: XVC Standard Library Specification. -Appendix D: Software Test Framework.
商品描述(中文翻譯)
**描述**
功能驗證仍然是複雜系統單晶片(SoC)設備開發中最大的挑戰之一。儘管不斷推出新的技術,但設計能力與驗證信心之間的差距仍在擴大。最大問題在於這些多樣化的新技術導致了驗證工具的激增,大多數工具都有自己的語言和方法論。
幸運的是,解決方案已經出現。SystemVerilog 是一種統一的語言,通過包含 RTL 設計結構、斷言和豐富的驗證結構,為設計和驗證工程師提供服務。SystemVerilog 是一個行業標準,得到了廣泛的驗證工具和平台的良好支持。單一語言促進了統一的基於模擬的驗證工具或平台的開發。
將點工具整合到統一平台並趨向統一語言,使得能夠開發一種統一的驗證方法論,該方法論可用於各種 SoC 項目。ARM 和 Synopsys 共同定義了這樣的方法論,該方法論記載於《SystemVerilog 驗證方法論手冊》中。本書基於 ARM、Synopsys 及其客戶的最佳驗證實踐。
《SystemVerilog 驗證方法論手冊》是驗證成功的藍圖,指導 SoC 團隊建立可重用的驗證環境,充分利用設計為驗證技術、約束隨機刺激生成、覆蓋驅動驗證、形式驗證及其他先進技術,以幫助解決當前和未來的驗證問題。
本書適合任何參與複雜晶片設計或驗證的人,或任何希望了解 SystemVerilog 能力的人。遵循《SystemVerilog 驗證方法論手冊》將使 SoC 開發團隊和項目經理在進行複雜設計的時候充滿信心,確信晶片在現實世界中能夠正常運作。
**適用對象:**
設計自動化驗證工程師
**關鍵詞:**
- 基於斷言的驗證
- 描述語言
- 功能驗證
- 測試平台
- 驗證標準
- 系統單晶片
**目錄**
引言 - 驗證規劃 - 斷言 - 測試平台基礎設施 - 刺激與響應 - 覆蓋驅動驗證 - 形式工具的斷言 - 系統級驗證 - 處理器整合驗證 - 附錄 A:VMM 標準庫規範 - 附錄 B:VMM 檢查器庫 - 附錄 C:XVC 標準庫規範 - 附錄 D:軟體測試框架