Logic Synthesis Using Synopsys®
Pran Kurup, Taher Abbasi
- 出版商: Springer
- 出版日期: 2011-10-18
- 售價: $6,780
- 貴賓價: 9.5 折 $6,441
- 語言: 英文
- 頁數: 322
- 裝訂: Paperback
- ISBN: 1461286344
- ISBN-13: 9781461286349
海外代購書籍(需單獨結帳)
相關主題
商品描述
Logic Synthesis Using Synopsys®, Second Edition is an updated and revised version of the very successful first edition.
The second edition covers several new and emerging areas, in addition to improvements in the presentation and contents in all chapters from the first edition. With the rapid shrinking of process geometries it is becoming increasingly important that `physical' phenomenon like clusters and wire loads be considered during the synthesis phase. The increasing demand for FPGAs has warranted a greater focus on FPGA synthesis tools and methodology. Finally, behavioral synthesis, the move to designing at a higher level of abstraction than RTL, is fast becoming a reality. These factors have resulted in the inclusion of separate chapters in the second edition to cover Links to Layout, FPGA Synthesis and Behavioral Synthesis, respectively. Logic Synthesis Using Synopsys®, Second Edition has been written with the CAD engineer in mind. A clear understanding of the synthesis tool concepts, its capabilities and the related CAD issues will help the CAD engineer formulate an effective synthesis-based ASIC design methodology. The intent is also to assist design teams to better incorporate and effectively integrate synthesis with their existing in-house design methodology and CAD tools.
商品描述(中文翻譯)
《使用 Synopsys® 進行邏輯綜合,第二版》是為那些討厭閱讀手冊但仍希望學習實際應用中的邏輯綜合的人而設計的。Synopsys 的《Design Compiler》是電子設計自動化(EDA)市場上領先的綜合工具,也是本書的主要焦點。本書內容特別組織,以協助習慣於基於原理圖捕獲設計的設計師發展所需的專業知識,以有效使用 Synopsys 的《Design Compiler》。書中捕捉了設計師在使用《Design Compiler》時面臨的超過 100 個「經典情境」,並對其進行了討論並提供了解決方案。這些情境基於個人經驗和實際用戶查詢。對所提供的問題解決技術有一般理解應能幫助讀者調試類似及更複雜的問題。此外,還提供了幾個範例和 dc_shell 腳本(《Design Compiler》腳本)。
《使用 Synopsys® 進行邏輯綜合,第二版》是第一版非常成功的更新和修訂版本。第二版除了在所有章節中改進了呈現和內容外,還涵蓋了幾個新的和新興的領域。隨著製程幾何的快速縮小,考慮在綜合階段中「物理」現象如叢集和線載荷變得越來越重要。對 FPGA 的需求增加使得對 FPGA 綜合工具和方法論的關注加大。最後,行為綜合,即在比 RTL 更高的抽象層次上進行設計,正迅速成為現實。這些因素導致第二版中包含了單獨的章節,分別涵蓋佈局連結、FPGA 綜合和行為綜合。《使用 Synopsys® 進行邏輯綜合,第二版》是以 CAD 工程師為目標撰寫的。對綜合工具概念、其能力及相關 CAD 問題的清晰理解將幫助 CAD 工程師制定有效的基於綜合的 ASIC 設計方法論。其意圖也是協助設計團隊更好地融入並有效整合綜合與他們現有的內部設計方法論和 CAD 工具。