Design for Manufacturability and Yield for Nano-Scale CMOS (Hardcover)
暫譯: 納米尺度CMOS的可製造性與良率設計(精裝版)

Charles Chiang, Jamil Kawa

  • 出版商: Springer
  • 出版日期: 2007-07-26
  • 售價: $1,750
  • 貴賓價: 9.8$1,715
  • 語言: 英文
  • 頁數: 254
  • 裝訂: Hardcover
  • ISBN: 1402051875
  • ISBN-13: 9781402051876
  • 相關分類: CMOS
  • 下單後立即進貨 (約5~7天)

買這商品的人也買了...

商品描述

Description

Design for Manufacturability and Yield for Nano-Scale CMOS walks the reader through all the aspects of manufacturability and yield in a nano-CMOS process and how to address each aspect at the proper design step starting with the design and layout of standard cells and how to yield-grade libraries for critical area and lithography artifacts through place and route, CMP model based simulation and dummy-fill insertion, mask planning, simulation and manufacturing, and through statistical design and statistical timing closure of the design. It alerts the designer to the pitfalls to watch for and to the good practices that can enhance a designs manufacturability and yield. This book is a must read book the serious practicing IC designer and an excellent primer for any graduate student intent on having a career in IC design or in EDA tool development.

商品描述(中文翻譯)

《可製造性與良率設計:納米級CMOS》引導讀者了解納米CMOS製程中可製造性和良率的各個方面,以及如何在適當的設計步驟中針對每個方面進行處理,從標準單元的設計和佈局開始,並如何針對關鍵區域和光刻工藝的文獻進行良率評估,涵蓋放置與佈線、基於CMP模型的模擬和虛擬填充插入、掩模規劃、模擬和製造,以及設計的統計設計和統計時序收斂。它提醒設計師注意潛在的陷阱以及可以增強設計可製造性和良率的良好實踐。本書是認真從事IC設計的專業人士必讀的書籍,也是任何有意從事IC設計或EDA工具開發的研究生的優秀入門書。