買這商品的人也買了...
-
$500$450
商品描述
SystemVerilog language consists of three categories of features -- Design, Assertions and Testbench. Assertions add a whole new dimension to the ASIC verification process. Engineers are used to writing testbenches in verilog that help verify their design. Verilog is a procedural language and is very limited in capabilities to handle the complex ASICs built today. SystemVerilog assertions (SVA) is a declarative language. The temporal nature of the language provides excellent control over time and allows mulitple processes to execute simultaneously. This provides the engineers a very strong tool to solve their verification problems. The language is still new and the thinking is very different from the user's perspective when compared to standard verilog language. There is not enough expertise or intellectual property available as of today in the field. While the language has been defined very well, there is no practical guide that shows how to use the language to solve real verification problems. This book is a practical guide that will help people to understand this new language and adopt assertion based verification methodology quickly.
商品描述(中文翻譯)
SystemVerilog 語言由三個類別的特性組成——設計、斷言和測試平台。斷言為 ASIC 驗證過程增添了全新的維度。工程師習慣於使用 Verilog 編寫測試平台,以幫助驗證他們的設計。Verilog 是一種程序語言,對於處理當今建造的複雜 ASIC 來說,其能力非常有限。SystemVerilog 斷言(SVA)是一種聲明式語言。該語言的時間性質提供了對時間的優秀控制,並允許多個過程同時執行。這為工程師提供了一個非常強大的工具來解決他們的驗證問題。該語言仍然是新的,與標準 Verilog 語言相比,使用者的思維方式非常不同。到目前為止,該領域內缺乏足夠的專業知識或智慧財產。雖然該語言的定義非常完善,但目前尚無實用指南顯示如何使用該語言解決實際的驗證問題。本書是一個實用指南,將幫助人們快速理解這種新語言並採用基於斷言的驗證方法。