Accelerating Test, Validation and Debug of High Speed Serial Interfaces (Hardcover)
暫譯: 加速高速度串行介面的測試、驗證與除錯 (精裝版)
Yongquan Fan, Zeljko Zilic
- 出版商: Springer
- 出版日期: 2010-10-29
- 售價: $4,160
- 貴賓價: 9.5 折 $3,952
- 語言: 英文
- 頁數: 194
- 裝訂: Hardcover
- ISBN: 9048193974
- ISBN-13: 9789048193974
海外代購書籍(需單獨結帳)
買這商品的人也買了...
-
$1,850$1,813 -
$3,020$2,869 -
$6,600$6,270
相關主題
商品描述
High-Speed Serial Interface (HSSI) devices have become widespread in communications, from the embedded to high-performance computing systems, and from on-chip to a wide haul. Testing of HSSIs has been a challenging topic because of signal integrity issues, long test time and the need of expensive instruments. Accelerating Test, Validation and Debug of High Speed Serial Interfaces provides innovative test and debug approaches and detailed instructions on how to arrive to practical test of modern high-speed interfaces.
Accelerating Test, Validation and Debug of High Speed Serial Interfaces first proposes a new algorithm that enables us to perform receiver test more than 1000 times faster. Then an under-sampling based transmitter test scheme is presented. The scheme can accurately extract the transmitter jitter and finish the whole transmitter test within 100ms, while the test usually takes seconds. The book also presents and external loopback-based testing scheme, where and FPGA-based BER tester and a novel jitter injection technique are proposed. These schemes can be applied to validate, test and debug HSSIs with data rate up to 12.5Gbps at a lower test cost than pure ATE solutions. In addition, the book introduces an efficieng scheme to implement high performance Gaussian noise generators, suitable for evaluating BER performance under noise conditions.
商品描述(中文翻譯)
高速度串行介面(High-Speed Serial Interface, HSSI)設備在通訊領域已變得相當普遍,從嵌入式系統到高效能計算系統,從晶片內部到廣域傳輸。HSSI 的測試一直是一個具有挑戰性的主題,因為信號完整性問題、長時間的測試以及需要昂貴的儀器。《加速高速度串行介面的測試、驗證與除錯》提供了創新的測試和除錯方法,以及如何實現現代高速度介面的實用測試的詳細指導。
《加速高速度串行介面的測試、驗證與除錯》首先提出了一種新算法,使我們能夠進行接收器測試的速度超過 1000 倍。接著,書中介紹了一種基於欠取樣的發射器測試方案。該方案能夠準確提取發射器的抖動,並在 100 毫秒內完成整個發射器測試,而通常這個測試需要幾秒鐘。書中還提出了一種基於外部迴路回路的測試方案,並提出了一個基於 FPGA 的比特錯誤率(BER)測試儀和一種新穎的抖動注入技術。這些方案可以應用於驗證、測試和除錯 HSSI,數據傳輸速率可達 12.5Gbps,且測試成本低於純 ATE 解決方案。此外,書中還介紹了一種高效的方案來實現高性能的高斯噪聲發生器,適合在噪聲條件下評估 BER 性能。