New Prospects of Integrating Low Substrate Temperatures with Scaling-Sustained Device Architectural Innovation
暫譯: 低基板溫度與持續縮放的裝置架構創新整合的新前景

Nabil Shovon Ashraf, Shawon Alam, Mohaiminul Alam

  • 出版商: Morgan & Claypool
  • 出版日期: 2016-02-19
  • 售價: $1,460
  • 貴賓價: 9.5$1,387
  • 語言: 英文
  • 頁數: 82
  • 裝訂: Paperback
  • ISBN: 1627058540
  • ISBN-13: 9781627058544
  • 海外代購書籍(需單獨結帳)

商品描述

In order to sustain Moore's Law-based device scaling, principal attention has focused on toward device architectural innovations for improved device performance as per ITRS projections for technology nodes up to 10 nm. Efficient integration of lower substrate temperatures (<300K) to these innovatively configured device structures can enable the industry professionals to keep up with Moore's Law-based scaling curve conforming with ITRS projection of device performance outcome values. In this prospective review E-book, the authors have systematically reviewed the research results based on scaled device architectures, identified key bottlenecks to sustained scaling-based performance, and through original device simulation outcomes of conventional long channel MOSFET extracted the variation profile of threshold voltage as a function of substrate temperature which will be instrumental in reducing subthreshold leakage current in the temperature range 100K-300K. An exploitation methodology to regulate the die temperature to enable the efficient performance of a high-density VLSI circuit is also documented in order to make the lower substrate temperature operation of VLSI circuits and systems on chip process compatible.

商品描述(中文翻譯)

為了維持基於摩爾定律的裝置縮放,主要的關注點集中在裝置架構創新上,以改善根據國際技術路線圖(ITRS)對於技術節點(technology nodes)至10奈米的預測所需的裝置性能。有效整合較低的基板溫度(<300K)到這些創新配置的裝置結構中,可以使業界專業人士跟上基於摩爾定律的縮放曲線,符合ITRS對裝置性能結果值的預測。在這本前瞻性回顧電子書中,作者系統性地回顧了基於縮放裝置架構的研究結果,識別出持續縮放性能的關鍵瓶頸,並通過傳統長通道MOSFET的原始裝置模擬結果,提取了閾值電壓隨基板溫度變化的特徵,這將對於降低100K-300K溫度範圍內的亞閾值漏電流具有重要意義。此外,還記錄了一種調節晶片溫度的方法,以促進高密度VLSI電路的高效性能,從而使VLSI電路和系統單晶片的低基板溫度操作過程相容。

最後瀏覽商品 (20)