Designing Network On-Chip Architectures in the Nanoscale Era (Hardcover)
暫譯: 在奈米尺度時代設計片上網路架構 (精裝版)
Jose Flich, Davide Bertozzi
- 出版商: CRC
- 出版日期: 2010-12-18
- 售價: $3,980
- 貴賓價: 9.5 折 $3,781
- 語言: 英文
- 頁數: 528
- 裝訂: Hardcover
- ISBN: 1439837104
- ISBN-13: 9781439837108
-
相關分類:
Web-crawler 網路爬蟲、行銷/網路行銷 Marketing
-
其他版本:
Designing Network On-Chip Architectures in the Nanoscale Era
立即出貨 (庫存=1)
買這商品的人也買了...
-
$380$300 -
$820$648 -
$950$808 -
$750$593 -
$950$808 -
$420$332 -
$480$379 -
$520$442 -
$780$616 -
$450$356 -
$580$458 -
$680$537 -
$860$731 -
$680$537 -
$2,000$1,900 -
$580$452 -
$980$833 -
$1,130$893 -
$820$648 -
$450$356 -
$940$700 -
$320$250 -
$680$537 -
$480$379 -
$480$379
商品描述
Going beyond isolated research ideas and design experiences, Designing Network On-Chip Architectures in the Nanoscale Era covers the foundations and design methods of network on-chip (NoC) technology. The contributors draw on their own lessons learned to provide strong practical guidance on various design issues.
Exploring the design process of the network, the first part of the book focuses on basic aspects of switch architecture and design, topology selection, and routing implementation. In the second part, contributors discuss their experiences in the industry, offering a roadmap to recent products. They describe Tilera’s TILE family of multicore processors, novel Intel products and research prototypes, and the TRIPS operand network (OPN). The last part reveals state-of-the-art solutions to hardware-related issues and explains how to efficiently implement the programming model at the network interface. In the appendix, the microarchitectural details of two switch architectures targeting multiprocessor system-on-chips (MPSoCs) and chip multiprocessors (CMPs) can be used as an experimental platform for running tests.
A stepping stone to the evolution of future chip architectures, this volume provides a how-to guide for designers of current NoCs as well as designers involved with 2015 computing platforms. It cohesively brings together fundamental design issues, alternative design paradigms and techniques, and the main design tradeoffs—consistently focusing on topics most pertinent to real-world NoC designers.
商品描述(中文翻譯)
超越孤立的研究理念和設計經驗,在奈米尺度時代設計片上網路架構涵蓋了片上網路(NoC)技術的基礎和設計方法。貢獻者根據自身的經驗提供了針對各種設計問題的強大實用指導。
本書的第一部分探討網路的設計過程,重點關注交換器架構和設計的基本方面、拓撲選擇以及路由實現。在第二部分,貢獻者分享他們在業界的經驗,提供近期產品的路線圖。他們描述了Tilera的TILE系列多核心處理器、新穎的Intel產品和研究原型,以及TRIPS操作數網路(OPN)。最後一部分揭示了針對硬體相關問題的最先進解決方案,並解釋如何在網路介面上有效實現程式設計模型。在附錄中,針對多處理器系統單晶片(MPSoCs)和晶片多處理器(CMPs)的兩種交換器架構的微架構細節可用作運行測試的實驗平台。
作為未來晶片架構演變的踏腳石,本書為當前NoC設計師以及參與2015年計算平台的設計師提供了實用指南。它將基本設計問題、替代設計範式和技術,以及主要設計權衡有機地結合在一起,始終專注於與現實世界NoC設計師最相關的主題。