Designing Network On-Chip Architectures in the Nanoscale Era (Hardcover)
Jose Flich, Davide Bertozzi
- 出版商: CRC
- 出版日期: 2010-12-18
- 售價: $3,980
- 貴賓價: 9.5 折 $3,781
- 語言: 英文
- 頁數: 528
- 裝訂: Hardcover
- ISBN: 1439837104
- ISBN-13: 9781439837108
-
相關分類:
Web-crawler 網路爬蟲、行銷/網路行銷 Marketing
-
其他版本:
Designing Network On-Chip Architectures in the Nanoscale Era
立即出貨 (庫存=1)
買這商品的人也買了...
-
$380$300 -
$820$648 -
$950$808 -
$750$638 -
$950$808 -
$420$332 -
$480$379 -
$520$442 -
$780$616 -
$450$356 -
$580$458 -
$680$537 -
$860$731 -
$680$537 -
$2,000$1,900 -
$580$452 -
$980$833 -
$1,130$961 -
$820$697 -
$450$383 -
$940$700 -
$320$250 -
$680$578 -
$480$379 -
$480$408
相關主題
商品描述
Going beyond isolated research ideas and design experiences, Designing Network On-Chip Architectures in the Nanoscale Era covers the foundations and design methods of network on-chip (NoC) technology. The contributors draw on their own lessons learned to provide strong practical guidance on various design issues.
Exploring the design process of the network, the first part of the book focuses on basic aspects of switch architecture and design, topology selection, and routing implementation. In the second part, contributors discuss their experiences in the industry, offering a roadmap to recent products. They describe Tilera’s TILE family of multicore processors, novel Intel products and research prototypes, and the TRIPS operand network (OPN). The last part reveals state-of-the-art solutions to hardware-related issues and explains how to efficiently implement the programming model at the network interface. In the appendix, the microarchitectural details of two switch architectures targeting multiprocessor system-on-chips (MPSoCs) and chip multiprocessors (CMPs) can be used as an experimental platform for running tests.
A stepping stone to the evolution of future chip architectures, this volume provides a how-to guide for designers of current NoCs as well as designers involved with 2015 computing platforms. It cohesively brings together fundamental design issues, alternative design paradigms and techniques, and the main design tradeoffs—consistently focusing on topics most pertinent to real-world NoC designers.
商品描述(中文翻譯)
《在納米時代設計網絡片上系統架構》超越孤立的研究思想和設計經驗,涵蓋了網絡片上系統(NoC)技術的基礎和設計方法。作者們根據自己的經驗提供了有關各種設計問題的實用指南。
第一部分探討了網絡的設計過程,重點介紹了交換機架構和設計的基本概念、拓撲選擇和路由實現。第二部分作者們討論了他們在行業中的經驗,提供了最新產品的路線圖。他們描述了Tilera的TILE多核處理器系列、Intel的新型產品和研究原型以及TRIPS操作數據網絡(OPN)。最後一部分介紹了與硬件相關的最新解決方案,並解釋了如何在網絡接口上高效實現編程模型。附錄中,兩種針對多處理器系統片上系統(MPSoCs)和芯片多處理器(CMPs)的交換機架構的微架構細節可以作為運行測試的實驗平台。
作為未來芯片架構演進的一個里程碑,《在納米時代設計網絡片上系統架構》為當前NoC設計師和2015年計算平台的設計師提供了一個實用指南。它結合了基本設計問題、替代設計範例和技術以及主要設計折衷方案,並始終關注對現實世界NoC設計師最相關的主題。