Reuse Methodology Manual for System-on-a-Chip Designs
暫譯: 系統單晶片設計重用方法手冊
Pierre Bricaud
- 出版商: Springer
- 出版日期: 2007-09-11
- 售價: $4,600
- 貴賓價: 9.5 折 $4,370
- 語言: 英文
- 頁數: 292
- 裝訂: Paperback
- ISBN: 0387740988
- ISBN-13: 9780387740980
海外代購書籍(需單獨結帳)
商品描述
Reuse Methodology Manual for System-on-a-Chip Designs, Third Edition outlines a set of best practices for creating reusable designs for use in an SoC design methodology. These practices are based on the authors' experience in developing reusable designs, as well as the experience of design teams in many companies around the world. Silicon and tool technologies move so quickly that many of the details of design-for-reuse will undoubtedly continue to evolve over time. But the fundamental aspects of the methodology described in this book have become widely adopted and are likely to form the foundation of chip design for some time to come.
Development methodology necessarily differs between system designers and processor designers, as well as between DSP developers and chipset developers. However, there is a common set of problems facing everyone who is designing complex chips.
In response to these problems, design teams have adopted a block-based design approach that emphasizes design reuse. Reusing macros (sometimes called "cores") that have already been designed and verified helps to address all of the problems above. However, in adopting reuse-based design, design teams have run into a significant problem. Reusing blocks that have not been explicitly designed for reuse has often provided little or no benefit to the team. The effort to integrate a pre-existing block into new designs can become prohibitively high, if the block does not provide the right views, the right documentation, and the right functionality.
From this experience, design teams have realized that reuse-based design requires an explicit methodology for developing reusable macros that are easy to integrate into SoC designs. This manual focuses on describing these techniques. Features of the Third Edition:
- Up to date;
- State of the art;
- Reuse as a solution for circuit designers;
- A chronicle of "best practices";
- All chapters updated and revised;
- Generic guidelines - non tool specific;
- Emphasis on hard IP and physical design.
商品描述(中文翻譯)
《系統單晶片設計重用方法手冊,第三版》概述了一套最佳實踐,用於創建可重用的設計,以便在 SoC 設計方法論中使用。這些實踐基於作者在開發可重用設計方面的經驗,以及全球許多公司的設計團隊的經驗。隨著矽和工具技術的快速發展,設計重用的許多細節無疑會隨著時間的推移而不斷演變。但本書中所描述的方法論的基本方面已被廣泛採用,並可能在未來一段時間內成為晶片設計的基礎。
系統設計師和處理器設計師之間,以及 DSP 開發者和晶片組開發者之間,開發方法論必然有所不同。然而,所有設計複雜晶片的人都面臨著一組共同的問題。為了應對這些問題,設計團隊採用了基於區塊的設計方法,強調設計重用。重用已經設計和驗證的宏(有時稱為「核心」)有助於解決上述所有問題。然而,在採用基於重用的設計時,設計團隊遇到了一個重大問題。重用未明確設計為重用的區塊,對團隊的幫助往往微乎其微。如果該區塊未提供正確的視圖、正確的文檔和正確的功能,將現有區塊整合到新設計中的努力可能會變得過於昂貴。
基於這些經驗,設計團隊意識到,基於重用的設計需要一種明確的方法論來開發易於整合到 SoC 設計中的可重用宏。本手冊專注於描述這些技術。第三版的特點包括:
- 最新的;
- 最先進的;
- 將重用作為電路設計師的解決方案;
- 「最佳實踐」的編年史;
- 所有章節均已更新和修訂;
- 通用指導方針 - 非工具特定;
- 強調硬體 IP 和物理設計。