System-on-Chip Test Architectures (Hardcover)(庫存書況書側皆有霉斑,不介意者再下單)
Laung-Terng Wang, Charles E. Stroud, Nur A. Touba
- 出版商: Morgan Kaufmann
- 出版日期: 2007-11-01
- 定價: $1,190
- 售價: 9.8 折 $1,166
- 語言: 英文
- 頁數: 896
- 裝訂: Hardcover
- ISBN: 012373973X
- ISBN-13: 9780123739735
-
相關分類:
VLSI、電子學 Eletronics
立即出貨 (庫存=1)
買這商品的人也買了...
-
$1,200$1,176 -
$1,200$1,176 -
$588IC Layout Basics: A Practical Guide (Paperback)(書況較舊,內頁有些許霉斑)
-
$560$476 -
$680$537 -
$480$432 -
$680$646 -
$880$695 -
$780$741 -
$1,080CMMI: Guidelines for Process Integration and Product Improvement, 2/e
-
$1,200$948 -
$350$315 -
$600$480 -
$720$612 -
$1,488C++ GUI Programming with Qt 4, 2/e (Hardcover)
-
$490$417 -
$1,558Introduction to Algorithms, 3/e (IE-Paperback)
-
$4,150$3,943 -
$360$353 -
$5,970$5,672 -
$680$537 -
$900$855 -
$352CMOS 集成電路設計手冊 (第3版‧基礎篇) (CMOS Circuit Design, Layout, and Simulation, 3/e)
-
$352CMOS 集成電路後端設計與實戰
-
$600$570
相關主題
商品描述
因年代較久,庫存書況書側皆有霉斑,不介意者在下單!!
Description
Modern electronics testing has a legacy of more than 40 years. The introduction of new technologies, especially nanometer technologies with 90nm or smaller geometry, has allowed the semiconductor industry to keep pace with the increased performance-capacity demands from consumers. As a result, semiconductor test costs have been growing steadily and typically amount to 40% of today?s overall product cost. This book is a comprehensive guide to new VLSI Testing and Design-for-Testability techniques that will allow students, researchers, DFT practitioners, and VLSI designers to master quickly System-on-Chip Test architectures, for test debug and diagnosis of digital, memory, and analog/mixed-signal designs.
Table of Contents
Introduction; Digital Test Architectures; Fault-Tolerant Design; SOC/NOC Test Architectures; SIP Test Architectures; Delay Testing; Low-Power Testing; Coping with Physical Failures, Soft Errors, and Reliability Issues; Design for Manufacturability and Yield; Design for Debug and Diagnosis; Software-Based Self-Testing; FPGA Testing; MEMS Testing; High-Speed I/O Interface; Analog and Mixed-Signal Test Architectures; RF Testing; Testing Aspects of Nanotechnology Trends.
商品描述(中文翻譯)
因年代較久,庫存書況書側皆有霉斑,不介意者在下單!!
Description
現代電子測試已有超過40年的歷史。新技術的引入,尤其是90納米或更小幾何尺寸的納米技術,使半導體行業能夠跟上消費者對性能和容量需求的增加。因此,半導體測試成本一直在穩步增長,通常佔到今天整體產品成本的40%。本書是一本全面指南,介紹了新的VLSI測試和設計可測試性技術,讓學生、研究人員、DFT從業人員和VLSI設計師能夠快速掌握片上系統測試架構,用於數字、記憶體和類比/混合信號設計的測試調試和診斷。
Table of Contents
導論; 數字測試架構; 容錯設計; SOC/NOC測試架構; SIP測試架構; 延遲測試; 低功耗測試; 應對物理故障、軟錯誤和可靠性問題; 設計可製造性和良率; 設計調試和診斷; 基於軟體的自測試; FPGA測試; MEMS測試; 高速I/O接口; 類比和混合信號測試架構; RF測試; 納米技術趨勢的測試方面。