Fault Tolerant Architectures for Cryptography and Hardware Security (Computer Architecture and Design Methodologies)
暫譯: 容錯架構於密碼學與硬體安全(計算機架構與設計方法論)

  • 出版商: Springer
  • 出版日期: 2018-04-18
  • 售價: $6,340
  • 貴賓價: 9.5$6,023
  • 語言: 英文
  • 頁數: 240
  • 裝訂: Hardcover
  • ISBN: 9811013861
  • ISBN-13: 9789811013867
  • 相關分類: 資訊安全
  • 海外代購書籍(需單獨結帳)

相關主題

商品描述

This book uses motivating examples and real-life attack scenarios to introduce readers to the general concept of fault attacks in cryptography. It offers insights into how the fault tolerance theories developed in the book can actually be implemented, with a particular focus on a wide spectrum of fault models and practical fault injection techniques, ranging from simple, low-cost techniques to high-end equipment-based methods.  It then individually examines fault attack vulnerabilities in symmetric, asymmetric and authenticated encryption systems. This is followed by extensive coverage of countermeasure techniques and fault tolerant architectures that attempt to thwart such vulnerabilities. Lastly, it presents a case study of a comprehensive FPGA-based fault tolerant architecture for AES-128, which brings together of a number of the fault tolerance techniques presented. It concludes with a discussion on how fault tolerance can be combined with side channel security to achieve protection against implementation-based attacks. The text is supported by illustrative diagrams, algorithms, tables and diagrams presenting real-world experimental results.

商品描述(中文翻譯)

本書透過激勵性的範例和真實攻擊情境,向讀者介紹密碼學中故障攻擊的一般概念。它提供了對於本書中發展的故障容忍理論如何實際實施的見解,特別關注各種故障模型和實用的故障注入技術,範圍從簡單、低成本的技術到高端設備基礎的方法。接著,書中逐一檢視對稱、非對稱及認證加密系統中的故障攻擊脆弱性。隨後,廣泛涵蓋了旨在抵禦這些脆弱性的對策技術和故障容忍架構。最後,書中呈現了一個基於FPGA的AES-128故障容忍架構的案例研究,整合了多種所介紹的故障容忍技術。結尾部分討論了如何將故障容忍與側信道安全結合,以實現對實施基礎攻擊的保護。文本中配有插圖、演算法、表格及展示真實實驗結果的圖表。