Design of Low-Power Coarse-Grained Reconfigurable Architectures
暫譯: 低功耗粗粒度可重構架構設計
Yoonjin Kim, Rabi N. Mahapatra
- 出版商: CRC
- 出版日期: 2017-06-14
- 售價: $3,540
- 貴賓價: 9.5 折 $3,363
- 語言: 英文
- 頁數: 223
- 裝訂: Paperback
- ISBN: 1138113522
- ISBN-13: 9781138113527
海外代購書籍(需單獨結帳)
商品描述
Coarse-grained reconfigurable architecture (CGRA) has emerged as a solution for flexible, application-specific optimization of embedded systems. Helping you understand the issues involved in designing and constructing embedded systems, Design of Low-Power Coarse-Grained Reconfigurable Architectures offers new frameworks for optimizing the architecture of components in embedded systems in order to decrease area and save power. Real application benchmarks and gate-level simulations substantiate these frameworks.
The first half of the book explains how to reduce power in the configuration cache. The authors present a low-power reconfiguration technique based on reusable context pipelining that merges the concept of context reuse into context pipelining. They also propose dynamic context compression capable of supporting required bits of the context words set to enable and the redundant bits set to disable. In addition, they discuss dynamic context management for reducing power consumption in the configuration cache by controlling a read/write operation of the redundant context words.
Focusing on the design of a cost-effective processing element array to reduce area and power consumption, the second half of the text presents a cost-effective array fabric that uniquely rearranges processing elements and their interconnection designs. The book also describes hierarchical reconfigurable computing arrays consisting of two reconfigurable computing blocks with two types of communication structure. The two computing blocks share critical resources, offering an efficient communication interface between them and reducing the overall area. The final chapter takes an integrated approach to optimization that draws on the design schemes presented in earlier chapters. Using a case study, the authors demonstrate the synergy effect of combining multiple design schemes.
商品描述(中文翻譯)
粗粒度可重構架構(CGRA)已成為嵌入式系統靈活、特定應用優化的解決方案。《低功耗粗粒度可重構架構設計》幫助您理解設計和構建嵌入式系統所涉及的問題,並提供新的框架來優化嵌入式系統中元件的架構,以減少面積並節省功耗。實際應用基準和閘級模擬證實了這些框架的有效性。
本書的前半部分解釋了如何減少配置快取中的功耗。作者提出了一種基於可重用上下文流水線的低功耗重構技術,將上下文重用的概念與上下文流水線相結合。他們還提出了動態上下文壓縮技術,能夠支持啟用所需的上下文字元位元和禁用的冗餘位元。此外,他們討論了動態上下文管理,以通過控制冗餘上下文字元的讀取/寫入操作來減少配置快取中的功耗。
本書的後半部分專注於設計一個具成本效益的處理元件陣列,以減少面積和功耗,介紹了一種具成本效益的陣列結構,獨特地重新排列處理元件及其互連設計。本書還描述了由兩個可重構計算區塊組成的分層可重構計算陣列,並具有兩種類型的通信結構。這兩個計算區塊共享關鍵資源,提供高效的通信介面,並減少整體面積。最後一章採取綜合優化的方法,借鑒前面章節中提出的設計方案。通過案例研究,作者展示了結合多個設計方案的協同效應。