FSM-based Digital Design using Verilog HDL (Hardcover)
暫譯: 基於FSM的數位設計與Verilog HDL

Peter Minns, Ian Elliott

  • 出版商: Wiley
  • 出版日期: 2008-05-01
  • 售價: $6,380
  • 貴賓價: 9.5$6,061
  • 語言: 英文
  • 頁數: 408
  • 裝訂: Hardcover
  • ISBN: 0470060700
  • ISBN-13: 9780470060704
  • 相關分類: Verilog
  • 海外代購書籍(需單獨結帳)

買這商品的人也買了...

相關主題

商品描述

As digital circuit elements decrease in physical size, resulting in increasingly complex systems, a basic logic model that can be used in the control and design of a range of semiconductor devices is vital. Finite State Machines (FSM) have numerous advantages; they can be applied to many areas (including motor control, and signal and serial data identification to name a few) and they use less logic than their alternatives, leading to the development of faster digital hardware systems. 

This clear and logical book presents a range of novel techniques for the rapid and reliable design of digital systems using FSMs, detailing exactly how and where they can be implemented.   With a practical approach, it covers synchronous and asynchronous FSMs in the design of both simple and complex systems, and Petri-Net design techniques for sequential/parallel control systems. Chapters on Hardware Description Language cover the widely-used and powerful Verilog HDL in sufficient detail to facilitate the description and verification of FSMs, and FSM based systems, at both the gate and behavioural levels. 

Throughout, the text incorporates many real-world examples that demonstrate designs such as data acquisition, a memory tester, and passive serial data monitoring and detection, among others. A useful accompanying CD offers working Verilog software tools for the capture and simulation of design solutions. 

With a linear programmed learning format, this book works as a concise guide for the practising digital designer. This book will also be of importance to senior students and postgraduates of electronic engineering, who require design skills for the embedded systems market.

商品描述(中文翻譯)

隨著數位電路元件的物理尺寸減小,導致系統日益複雜,一個可以用於控制和設計各種半導體設備的基本邏輯模型變得至關重要。有限狀態機(Finite State Machines, FSM)具有許多優點;它們可以應用於許多領域(包括馬達控制、信號和串行數據識別等),並且所需的邏輯量少於其他替代方案,這促進了更快的數位硬體系統的發展。

這本清晰且邏輯性強的書籍介紹了一系列新穎的技術,用於快速且可靠地設計數位系統,使用FSM,詳細說明了它們可以如何以及在哪裡實施。書中以實用的方式涵蓋了同步和非同步FSM在簡單和複雜系統設計中的應用,以及用於序列/並行控制系統的Petri網設計技術。關於硬體描述語言的章節充分詳細地介紹了廣泛使用且功能強大的Verilog HDL,以便於在閘級和行為級別上描述和驗證FSM及基於FSM的系統。

整本書中融入了許多現實世界的例子,展示了數據採集、記憶體測試器以及被動串行數據監控和檢測等設計。附帶的CD提供了可用的Verilog軟體工具,用於捕捉和模擬設計解決方案。

這本書採用線性編程學習格式,作為實踐數位設計師的簡明指南。對於需要嵌入式系統市場設計技能的電子工程高年級學生和研究生來說,這本書也具有重要意義。